From mboxrd@z Thu Jan 1 00:00:00 1970 X-Spam-Checker-Version: SpamAssassin 3.4.4 (2020-01-24) on polar.synack.me X-Spam-Level: X-Spam-Status: No, score=0.7 required=5.0 tests=BAYES_00,INVALID_DATE, MSGID_SHORT,REPLYTO_WITHOUT_TO_CC autolearn=no autolearn_force=no version=3.4.4 Path: utzoo!utgpu!jarvis.csri.toronto.edu!mailrus!uflorida!winnie!sun4.fit.edu!rab From: rab@sun4.fit.edu Newsgroups: comp.lang.ada Subject: Is there any info about optimizing Ada via hardware ?? Message-ID: <636@winnie.fit.edu> Date: 14 Oct 89 20:30:54 GMT Sender: usenet@winnie.fit.edu Reply-To: rab@sun4.fit.edu () Organization: Florida Institute of Tecnology, CS, Melbourne, FL List-Id: Hi there, I am looking for ANYTHING related to research that has been done on the optimization of the Ada language via hardware... i.e. similar to the concept of a LisP machine, FORTH machine, etc. I haven't heard of any such machine for Ada but have heard of some specific hardware components that attempt optimization, especially in real-time environments. Anything about this topic would be appreciated. For instance, are there chips which optimize any portion of the language? Has anyone investigated or benchmarked the same compiler on different archi- tectures? Can Ada be used on any RISC machines? What about performance on multiprocessor machines? Ada on PC's? Please respond to: Rhoda Baggs (Instructor and Ph.D. student at Florida Institute of Technology) rab@tuck.fit.edu Thanks for any help in acquiring this information.